

**Burr-Brown Products** from Texas Instruments



# 12-BIT, 4-MSPS LOW POWER SAR ANALOG-TO-DIGITAL CONVERTER

# **FEATURES**

- .<br>O **4 MHz Sample Rate, 12-Bit Resolution**
- $\bullet$ **Zero Latency**
- $\bullet$  **Unipolar, Pseudo Differential Input, Range: − 0 V to 2.5 V**
- $\bullet$ **High Speed Parallel Interface**
- $\bullet$ **71 dB SNR and −88.5 dB THD at 1 MHz I/P**
- $\bullet$ **Power Dissipation 95 mW at 4 MSPS**
- $\bullet$ **Nap Mode (10 mW Power Dissipation)**
- $\bullet$ **Power Down (10 µW)**
- $\bullet$ **Internal Reference**
- $\bullet$ **Internal Reference Buffer**
- $\bullet$ **48-Pin TQFP and QFN Packages**

# **DESCRIPTION**

The ADS7881 is a 12-bit 4-MSPS A-to-D converter with 2.5-V internal reference. The device includes a capacitor based SAR A/D converter with inherent sample and hold. The device offers a 12-bit parallel interface with an additional byte mode that provides easy interface with 8-bit processors. The device has a pseudo-differential input stage.

# **APPLICATIONS**

- $\bullet$  **Optical Networking (DWDM, MEMS Based Switching)**
- $\bullet$ **Spectrum Analyzers**
- $\bullet$ **High Speed Data Acquisition Systems**
- $\bullet$ **High Speed Close-Loop Systems**
- $\bullet$ **Telecommunication**
- $\bullet$ **Ultra-Sound Detection**

The −IN swing of ±200 mV is useful to compensate for ground voltage mismatch between the ADC and sensor and also to cancel common-mode noise. With nap mode enabled, the device operates at lower power when used at lower conversion rates. The device is available in 48-pin TQFP and QFN packages.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ÆΝ

# ADS7881



SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**



NOTE: For most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range(1)



(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $\frac{1}{2}$ **TEXAS INSTRUMENTS www.ti.com**

# **SPECIFICATIONS**

T<sub>A</sub> =  $-40^{\circ}$ C to 85 $^{\circ}$ C, +VA = 5 V, +VBD = 5 V or 3.3 V, V<sub>ref</sub> = 2.5 V, f<sub>Sample</sub> = 4 MHz (unless otherwise noted)



SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



#### **SPECIFICATIONS Continued**

 $T_A = -40^{\circ}$ C to 85 $^{\circ}$ C, +VA = 5 V, +VBD = 5 V or 3.3 V, V<sub>ref</sub> = 2.5 V, f<sub>sample</sub> = 4 MHz (unless otherwise noted)



(1) Ideal input span; does not include gain or offset error.

(2) This is endpoint INL, not best fit.

(3) LSB means least significant bit.

(4) Measured relative to actual measured reference.

(5) Calculated on the first nine harmonics of the input frequency.

(6) Can vary ±20%.

(7) Minimum acquisition time for first sampling after the end of nap state must be 60 nsec more than normal.

(8) Time required to reach level of  $2.5 \mu A$ .

## **TIMING REQUIREMENTS**

All specifications typical at −40°C to 85°C, +VA = +5 V, +VBD = +5 V (see Notes 1, 2, 3, and 4)



(1) All input signals are specified with t<sub>r</sub> = t<sub>f</sub> = 5 ns (10% to 90% of +VBD) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2.<br>(2) See timing diagram.

 $(3)$  Quiet period before conversion start, no data bus activity including data bus 3-state is allowed in this period.

(4) All timings are measured with 20 pF equivalent loads on all data bits and BUSY pin.

SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



#### **PIN ASSIGNMENTS**



NC − No connection



NC – No internal connection

# **TERMINAL FUNCTIONS**





## **DESCRIPTION AND TIMING DIAGRAMS**

#### **SAMPLING AND CONVERSION START**

There are three ways to start sampling. The rising edge of CONVST starts sampling with CS and BUSY being low (see Figure 1) or it can be started with the falling edge of  $\overline{CS}$  when  $\overline{CONVST}$  is high and BUSY is low (see Figure 2). Sampling can also be started with an internal conversion end (before BUSY falling edge) with  $\overline{\text{CS}}$ being low and CONVST high before an internal conversion end (see Figure 3). Also refer to the section DEVICE OPERATION AND DATA READ IN BACK-TO-BACK CONVERSION for more details.

A conversion can be started two ways (a conversion start is the end of sampling). Either with the falling edge of CONVST when CS is low (see Figure 1) or the falling edge of CS when CONVST is low (see Figure 2). A clean and low jitter falling edge of these respective signals triggers a conversion start and is important to the performance of the converter. The BUSY pin is brought high immediately following the CONVST falling edge. BUSY stays high throughout the conversion process and returns low when the conversion has ended.



**Figure 1. Sampling and Conversion Start Control With CONVST Pin**



**Figure 2. Sampling and Conversion Start Control With CS Pin**







# **CONVERSION ABORT**

The falling edge of  $\overline{\text{CS}}$  aborts the conversion while BUSY is high and CONVST is high (see Figure 4). The device outputs FE0 (hex) to indicate a conversion abort.



**Figure 4. Conversion Abort**

#### **DATA READ**

Two conditions need to be satisfied for a read operation. Data appears on the D11 through D0 pins (with D11 MSB) when both  $\overline{CS}$  and  $\overline{RD}$  are low. Figure 5 and Figure 6 illustrate the device read operation. The bus is three-stated if any one of the signals is high.





There are two output formats available. Twelve bit data appears on the bus during a read operation while BYTE is low. When BYTE is high, the lower byte (D3 through D0 followed by all zeroes) appears on the data bus with D3 in the MSB. This feature is useful for interfacing with eight bit microprocessors and microcontrollers.







#### **DEVICE OPERATION AND DATA READ IN BACK-TO-BACK CONVERSION**

The following two figures illustrate device operation in back-to-back conversion mode. It is possible to operate the device at any throughput in this mode, but this is the only mode in which the device can be operated at throughputs exceeding 3.5 MSPS.

A conversion starts on the CONVST falling edge. The BUSY output goes high after a delay ( $t_{d2}$ ). Note that care must be taken not to abort the conversion (see Figure 4) apart from timing restrictions shown in Figure 7 and Figure 8. The conversion ends within the conversion time,  $t_{(conv)}$ , after the CONVST falling edge. The new acquisition can be immediately started without waiting for the BUSY signal to go low. This can be ensured with a CONVST high pulse width that is more than or equal to  $(t_0 - t_{(conv)} + 10$  nsec) which is  $t_{wd}$  for a 4-MHz operation.



**Figure 7. Back-To-Back Operation With CS and RD Low**



ADS7881 SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



**Figure 8. Back-To-Back operation With CS Toggling and RD Low**

#### **NAP MODE**

The device can be put in nap mode following the sequences shown in Figure 9. This provides substantial power saving while operating at lower sampling rates.

While operating the device at throughput rates lower than 3.2 MSPS,  $\overline{A}$  PWD can be held low (see Figure 9). In this condition, the device goes into the nap state immediately after BUSY goes low and remains in that state until the next sampling starts. The minimum acquisition time is 60 nsec more than  $t_{(acq)}$  as defined in the timing requirements section.

Alternately, A\_PWD can be toggled any time during operation (see Figure 10). This is useful when the system acquires data at the maximum conversion speed for some period of time (back-to-back conversion) and it does not acquire data for some time while the acquired data is being processed. During this period, the device can be put in the nap state to save power. The device remains in the nap state as long as  $\overline{A_PWD}$  is low with BUSY being low and sampling has not started. The minimum acquisition time for the first sampling after the nap state is 60 nsec more than  $t<sub>(acc)</sub>$  as defined in the timing requirements section.



NOTE: The SAMPLE (Internal) signal is generated as described in the Sampling and Conversion Start section.

#### **Figure 9. Device Operation While A\_PWD is Held Low**

ADS7881

SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005





NOTE: The SAMPLE (Internal) signal is generated as described in the Sampling and Conversion Start section.



#### **POWERDOWN/RESET**

A low level on the PWD/RST pin puts the device in the powerdown phase. This is an asynchronous signal. As shown in Figure 11, the device is in the reset phase for the first  $t_{w6}$  period after a high-to-low transition of PWD/RST. During this period the output code is FE0 (hex) to indicate that the device is in the reset phase. The device powers down if the PWD/RST pin continues to be low for a period of more than  $t_{w7}$ . Data is not valid for the first four conversions after a power-up (see Figure 11) or an end of reset (see Figure 12). The device is initialized during the first four conversions.



**Figure 12. Device Reset**



# **TYPICAL CHARACTERISTICS(1)**



(1) At sample rate = 4 MSPS,  $V_{ref}$  = 2.5 V external, unless otherwise specified.

# ADS7881

SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



**www.ti.com**

**AS TRUMENTS** 

ADS7881 SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



**www.ti.com**

**XAS STRUMENTS**  SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005





**OFFSET ERROR vs**





ADS7881 SLAS400B − SEPTEMBER 2003 − REVISED NOVEMBER 2005



**www.ti.com**

ÈXAS **STRUMENTS** 









**Figure 36**



# **PRINCIPLES OF OPERATION**

The ADS7881 is a member of a family of high-speed successive approximation register (SAR) analog-to-digital converters (ADC). The architecture is based on charge redistribution, which inherently includes a sample/hold function.

The conversion clock is generated internally. The conversion time is 200 ns max (at  $5 V + VBD$ ).

The analog input is provided to two input pins: +IN and −IN. (Note that this is pseudo differential input and there are restrictions on –IN voltage range.) When a conversion is initiated, the difference voltage between these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

# **REFERENCE**

The ADS7881 has a built-in 2.5-V (nominal value) reference but can operate with an external reference. When an internal reference is used, pin 2 (REFOUT) should be connected to pin 1 (REFIN) with an 0.1-µF decoupling capacitor and a 1-µF storage capacitor between pin 2 (REFOUT) and pins 47, 48 (REFM). The internal reference of the converter is buffered . There is also a buffer from REFIN to CDAC. This buffer provides isolation between the external reference and the CDAC and also recharges the CDAC during conversion. It is essential to decouple REFOUT to AGND with a 0.1-µF capacitor while the device operates with an external reference.

## **ANALOG INPUT**

When the converter enters hold mode, the voltage difference between the +IN and −IN inputs is captured on the internal capacitor array. The voltage on the −IN input is limited to between –0.2 V and 0.2 V, thus allowing the input to reject a small signal which is common to both the +IN and −IN inputs. The +IN input has a range of –0.2 V to  $(+V_{ref} +0.2 V)$ . The input span  $(+IN - (-IN))$  is limited from 0 V to VREF.

The input current on the analog inputs depends upon a number of factors: sample rate, input voltage, signal frequency, and source impedance. Essentially, the current into the ADS7881 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current (this may not happen when a signal is moving continuously). The source of the analog input voltage must be able to charge the input capacitance (27 pF) to better than a 12-bit settling level with a step input within the acquisition time of the device. The step size can be selected equal to the maximum voltage difference between two consecutive samples at the maximum signal frequency. (Refer to Figure 39 for the suggested input circuit.) When the converter goes into hold mode, the input impedance is greater than 1 G $\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, both −IN and +IN inputs should be within the limits specified. Outside of these ranges, the converter's linearity may not meet specifications.

Care should be taken to ensure that +IN and −IN see the same impedance to the respective sources. (For example, both +IN and −IN are connected to a decoupling capacitor through a 21-Ω resistor as shown in Figure 39.) If this is not observed, the two inputs could have different settling times. This may result in an offset error, gain error, or linearity error which changes with temperature and input voltage.

# **DIGITAL INTERFACE**

#### **TIMING AND CONTROL**

Refer to the SAMPLING AND CONVERSION START section and the CONVERSION ABORT section.

#### **READING DATA**

The ADS7881 outputs full parallel data in straight binary format as shown in Table 1. The parallel output is active when CS and RD are both low. There is a minimal quiet sampling period requirement around the falling edge of CONVST as stated in the timing requirements section. Data reads or bus three-state operations should not be attempted within this period. Any other combination of  $\overline{CS}$  and  $\overline{RD}$  three-states the parallel output. Refer to Table 1 for ideal output codes.





(1) Full-scale range =  $V_{ref}$  and least significant bit (LSB) =  $V_{ref}$ /4096

The output data appears as a full 12-bit word (D11−D0) on pins DB11 – DB0 (MSB−LSB) if BYTE is low.

#### **READING THE DATA IN BYTE MODE**

The result can also be read on an 8-bit bus for convenience by using pins DB11−DB4. In this case two reads are necessary; the first as before, leaving BYTE low and reading the 8 most significant bits on pins DB11−DB4, and then bringing BYTE high. When BYTE is high, the lower bits (D3−D0) followed by all zeros are on pins DB11 − DB4 (refer to Table 2).

These multi-word read operations can be performed with multiple active  $\overline{RD}$  signals (toggling) or with  $\overline{RD}$  tied low for simplicity.





Also refer to the DATA READ and DEVICE OPERATION AND DATA READ IN BACK-TO-BACK CONVERSION sections for more details.

#### **Reset**

Refer to the POWERDOWN/RESET section for the device reset sequence.

It is recommended to reset the device after power on. A reset can be issued once the power has reached 95% of its final value.

PWD/RST is an asynchronous active low input signal. A current conversion is aborted no later than 45 ns after the converter is in the reset mode. In addition, the device outputs a FE0 code to indicate a reset condition. The converter returns back to normal operation mode immediately after the PWD/RST input is brought high.

Data is not valid for the first four conversions after a device reset.

#### **Powerdown**

Refer to the POWERDOWN/RESET section for the device powerdown sequence.

The device enters powerdown mode if a  $\overline{\text{PWD/RST}}$  low duration is extended for more than a period of  $t_{w7}$ .

The converter goes back to normal operation mode no later than a period of  $t_{d13}$  after the PWD/RST input is brought high.

After this period, normal conversion and sampling operation can be started as discussed in previous sections. Data is not valid for the first four conversions after a device reset.

#### **Nap Mode**

Refer to the NAP MODE section in the DESCRIPTION AND TIMING DIAGRAMS section for information.



# **APPLICATION INFORMATION**

# **LAYOUT**

For optimum performance, care should be taken with the physical layout of the ADS7881 circuitry.

As the ADS7881 offers single-supply operation, it is often used in close proximity with digital logic, micro-controllers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to achieve acceptable performance from the converter.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to the end of sampling (within quiet sampling time) and just prior to latching the output of the analog comparator during the conversion phase. Thus, driving any single conversion for an n-bit SAR converter, there are n+1 windows in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, or high power devices.

The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event.

On average, the ADS7881 draws very little current from an external reference as the reference voltage is internally buffered. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation. A 0.1-µF bypass capacitor and 1-µF storage capacitor are recommended from REFIN (pin 1) directly to REFM (pin 48).

The AGND and BDGND pins should be connected to a clean ground point. In all cases, this should be the analog ground. Avoid connections which are too close to the grounding point of a micro-controller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout consists of an analog ground plane dedicated to the converter and associated analog circuitry.

As with the AGND connections, +VA should be connected to a 5-V power supply plane that is separate from the connection for +VBD and digital logic until they are connected at the power entry point onto the PCB. Power to the ADS7881 should be clean and well bypassed. A 0.1-µF ceramic bypass capacitor should be placed as close to the device as possible. See Table 3 for the placement of capacitor. In addition to a 0.1-µF capacitor, a 1-µF capacitor is recommended. In some situations, additional bypassing may be required, such as a 100-µF electrolytic capacitor or even a Pi filter made up of inductors and capacitors, all designed to essentially low-pass filter the 5-V supply, removing the high frequency noise.



#### **Table 3. Power Supply Decoupling Capacitor Placement**







**Figure 38. Using Internal Reference**



**Figure 39. Typical Analog Input Circuit**



**Figure 40. Interfacing With Microcontroller**

**TEXAS TRUMENTS** www.ti.com 19-Mar-2008

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **MECHANICAL DATA**

MTQF019A – JANUARY 1995 – REVISED JANUARY 1998

**PFB (S-PQFP-G48) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
	- C. Falls within JEDEC MS-026



PFB (S-PQFP-G48)



NOTES: A. All linear dimensions are in millimeters.

- **B.** This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

⚠ The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.





THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

RGZ (S-PVQFN-N48)



NOTES: All linear dimensions are in millimeters. А.

- This drawing is subject to change without notice. **B.**
- Publication IPC-7351 is recommended for alternate designs.  $C.$
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute <sup>a</sup> license from TI to use such products or services or <sup>a</sup> warranty or endorsement thereof. Use of such information may require <sup>a</sup> license from <sup>a</sup> third party under the patents or other intellectual property of the third party, or <sup>a</sup> license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where <sup>a</sup> failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated